Source-Changes-HG archive

[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index][Old Index]

[src-draft/trunk]: src/sys/arch/mips/cavium Rework octeon_rnm(4) random numbe...



details:   https://anonhg.NetBSD.org/src-all/rev/1b32749f3ec0
branches:  trunk
changeset: 932629:1b32749f3ec0
user:      Taylor R Campbell <riastradh%NetBSD.org@localhost>
date:      Wed May 13 07:38:50 2020 +0000

description:
Rework octeon_rnm(4) random number generator driver.

- Do a little on-line self-test for fun.
- Draw raw samples from the ring oscillators.
- Draw substantially more samples:
  => early RO samples seem to have considerably lower entropy
  => consecutive RO samples are not independent

diffstat:

 sys/arch/mips/cavium/dev/octeon_rnm.c    |  287 ++++++++++++++++++++++++------
 sys/arch/mips/cavium/dev/octeon_rnmreg.h |   14 +
 sys/arch/mips/cavium/octeonvar.h         |    5 +-
 3 files changed, 248 insertions(+), 58 deletions(-)

diffs (truncated from 419 to 300 lines):

diff -r 4d3e3d346415 -r 1b32749f3ec0 sys/arch/mips/cavium/dev/octeon_rnm.c
--- a/sys/arch/mips/cavium/dev/octeon_rnm.c     Tue May 12 17:26:43 2020 +0000
+++ b/sys/arch/mips/cavium/dev/octeon_rnm.c     Wed May 13 07:38:50 2020 +0000
@@ -26,6 +26,66 @@
  * SUCH DAMAGE.
  */
 
+/*
+ * Cavium Octeon Random Number Generator / Random Number Memory `RNM'
+ *
+ *     The RNM unit consists of:
+ *
+ *     1. 128 ring oscillators
+ *     2. an LFSR/SHA-1 conditioner
+ *     3. a 512-byte FIFO
+ *
+ *     When the unit is enabled, there are three modes of operation:
+ *
+ *     (a) deterministic: the ring oscillators are disabled and the
+ *         LFSR/SHA-1 conditioner operates on fixed inputs to give
+ *         reproducible results for testing,
+ *
+ *     (b) conditioned entropy: the ring oscillators are enabled and
+ *         samples from them are fed through the LFSR/SHA-1
+ *         conditioner before being put into the FIFO, and
+ *
+ *     (c) raw entropy: the ring oscillators are enabled, and a group
+ *         of eight of them selected at any one time is sampled and
+ *         fed into the FIFO.
+ *
+ *     Details:
+ *
+ *     - The FIFO is refilled whenever we read out of it, either with
+ *       a load address or an IOBDMA operation.
+ *
+ *     - The conditioner takes 81 cycles to produce a 64-bit block of
+ *       output in the FIFO whether in deterministic or conditioned
+ *       entropy mode, each block consisting of the first 64 bits of a
+ *       SHA-1 hash.
+ *
+ *     - A group of eight ring oscillators take 8 cycles to produce a
+ *       64-bit block of output in the FIFO in raw entropy mode, each
+ *       block consisting of eight consecutive samples from each RO in
+ *       parallel.
+ *
+ *     The first sample of each RO always seems to be zero.  Further,
+ *     consecutive samples from a single ring oscillator are not
+ *     independent, so naive debiasing like a von Neumann extractor
+ *     falls flat on its face.
+ *
+ *     We read out one FIFO's worth of raw samples from all 128 ring
+ *     oscillators by going through them round-robin, and without a
+ *     more detailed assessment of the jitter on the physical devices,
+ *     we assume it takes a couple thousand samples of ring
+ *     oscillators (one bit per sample) to reach one bit of entropy,
+ *     so we read out 8 KB to get about 256 bits of entropy.
+ *
+ *     We could use the on-board LFSR/SHA-1 conditioner, but it's not
+ *     clear how many RO samples go into the conditioner, and our
+ *     entropy pool is a perfectly good conditioner itself, so it
+ *     seems there is little advantage -- other than expedience -- to
+ *     using the LFSR/SHA-1 conditioner.
+ *
+ * Reference: Cavium Networks OCTEON Plus CN50XX Hardware Reference
+ * Manual, CN50XX-HM-0.99E PRELIMINARY, July 2008.
+ */
+
 #include <sys/cdefs.h>
 __KERNEL_RCSID(0, "$NetBSD: octeon_rnm.c,v 1.4 2020/05/12 14:04:50 simonb Exp $");
 
@@ -43,19 +103,29 @@
 
 #include <sys/bus.h>
 
-#define RNG_DELAY_CLOCK 91
+//#define      OCTEON_RNM_DEBUG
+
+#define        ENT_DELAY_CLOCK 8       /* cycles for each RO sample */
+#define        RNG_DELAY_CLOCK 81      /* cycles for each SHA-1 output */
+#define        NROGROUPS       16
 
 struct octeon_rnm_softc {
        bus_space_tag_t         sc_bust;
        bus_space_handle_t      sc_regh;
        kmutex_t                sc_lock;
        krndsource_t            sc_rndsrc;      /* /dev/random source */
+       unsigned                sc_rogroup;
 };
 
 static int octeon_rnm_match(device_t, struct cfdata *, void *);
 static void octeon_rnm_attach(device_t, device_t, void *);
 static void octeon_rnm_rng(size_t, void *);
+static void octeon_rnm_reset(struct octeon_rnm_softc *);
+static void octeon_rnm_conditioned_deterministic(struct octeon_rnm_softc *);
+static void octeon_rnm_conditioned_entropy(struct octeon_rnm_softc *);
+static void octeon_rnm_raw_entropy(struct octeon_rnm_softc *, unsigned);
 static uint64_t octeon_rnm_load(struct octeon_rnm_softc *);
+static void octeon_rnm_iobdma(struct octeon_rnm_softc *, uint64_t *, unsigned);
 
 CFATTACH_DECL_NEW(octeon_rnm, sizeof(struct octeon_rnm_softc),
     octeon_rnm_match, octeon_rnm_attach, NULL, NULL);
@@ -64,16 +134,12 @@
 octeon_rnm_match(device_t parent, struct cfdata *cf, void *aux)
 {
        struct iobus_attach_args *aa = aux;
-       int result = 0;
 
        if (strcmp(cf->cf_name, aa->aa_name) != 0)
-               goto out;
+               return 0;
        if (cf->cf_unit != aa->aa_unitno)
-               goto out;
-       result = 1;
-
-out:
-       return result;
+               return 0;
+       return 1;
 }
 
 static void
@@ -81,10 +147,11 @@
 {
        struct octeon_rnm_softc *sc = device_private(self);
        struct iobus_attach_args *aa = aux;
-       uint64_t bist_status;
+       uint64_t bist_status, sample, expected = UINT64_C(0xd654ff35fadf866b);
 
        aprint_normal("\n");
 
+       /* Map the device registers, all two of them.  */
        sc->sc_bust = aa->aa_bust;
        if (bus_space_map(aa->aa_bust, aa->aa_unit->addr, RNM_SIZE,
            0, &sc->sc_regh) != 0) {
@@ -92,6 +159,7 @@
                return;
        }
 
+       /* Verify that the built-in self-test succeeded.  */
        bist_status = bus_space_read_8(sc->sc_bust, sc->sc_regh,
            RNM_BIST_STATUS_OFFSET);
        if (bist_status) {
@@ -100,43 +168,36 @@
                return;
        }
 
+       /* Create a mutex to serialize access to the FIFO.  */
        mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_VM);
 
-#ifdef notyet
-       /*
-        * Enable the internal ring oscillator entropy source (ENT),
-        * but disable the LFSR/SHA-1 engine (RNG) so we get the raw RO
-        * samples.
-        *
-        * XXX simonb
-        * To access the raw entropy, it looks like this needs to be
-        * done through the IOBDMA.  Put this in the "Too Hard For Now"
-        * basket and just use the RNG.
-        */
-       bus_space_write_8(sc->sc_bust, sc->sc_regh, RNM_CTL_STATUS_OFFSET,
-           RNM_CTL_STATUS_EXP_ENT | RNM_CTL_STATUS_ENT_EN);
-
        /*
-        * Once entropy is enabled, 64 bits of raw entropy is available
-        * every 8 clock cycles.  Wait a microsecond now before the
-        * random callback is called to much sure random data is
-        * available.
+        * Reset the core, enable the RNG engine without entropy, wait
+        * 81 cycles for it to warm up (round up to 1us), and get a
+        * deterministic sample to test.
+        *
+        * XXX Verify that the output matches the SHA-1 computation
+        * described by the data sheet, not just a known answer.
         */
+       octeon_rnm_reset(sc);
+       octeon_rnm_conditioned_deterministic(sc);
        delay(1);
-#else
-       /* Enable the LFSR/SHA-1 engine (RNG). */
-       bus_space_write_8(sc->sc_bust, sc->sc_regh, RNM_CTL_STATUS_OFFSET,
-           RNM_CTL_STATUS_RNG_EN | RNM_CTL_STATUS_ENT_EN);
+       sample = octeon_rnm_load(sc);
+       if (sample != expected)
+               aprint_error_dev(self, "self-test: read %016"PRIx64","
+                   " expected %016"PRIx64, sample, expected);
 
        /*
-        * Once entropy is enabled, a 64-bit random number is available
-        * every 81 clock cycles.  Wait a microsecond now before the
-        * random callback is called to much sure random data is
-        * available.
+        * Reset the core again to clear the FIFO, and enable the RNG
+        * engine with entropy exposed directly.  Start from the first
+        * group of ring oscillators; as we gather samples we will
+        * rotate through the rest of them.
         */
-       delay(1);
-#endif
+       octeon_rnm_reset(sc);
+       sc->sc_rogroup = 0;
+       octeon_rnm_raw_entropy(sc, sc->sc_rogroup);
 
+       /* Attach the rndsource.  */
        rndsource_setcb(&sc->sc_rndsrc, octeon_rnm_rng, sc);
        rnd_attach_source(&sc->sc_rndsrc, device_xname(self), RND_TYPE_RNG,
            RND_FLAG_DEFAULT | RND_FLAG_HASCB);
@@ -145,35 +206,123 @@
 static void
 octeon_rnm_rng(size_t nbytes, void *vsc)
 {
+       /* Assume we need 2048 RO samples to get one bit of entropy.  */
+       const unsigned BPB = 2048;
+       uint64_t sample[32];
        struct octeon_rnm_softc *sc = vsc;
-       uint64_t rn;
-       int i;
+       size_t needed = NBBY*nbytes;
 
-       /* Prevent concurrent access from emptying the FIFO.  */
+       /*
+        * Sample all of the ring oscillators at least once, while
+        * preventing concurrent access to the FIFO out of paranoia.
+        */
        mutex_enter(&sc->sc_lock);
-       for (i = 0; i < howmany(nbytes, sizeof(rn)); i++) {
-               rn = octeon_rnm_load(sc);
-               rnd_add_data(&sc->sc_rndsrc,
-                               &rn, sizeof(rn), sizeof(rn) * NBBY);
+       for (; needed; needed -= MIN(needed, NBBY*sizeof(sample)/BPB)) {
                /*
-                * XXX
-                *
-                * If accessing RNG data, the 512 byte FIFO that gets
-                * 8 bytes of RNG data added every 81 clock cycles.
-                *
-                * If accessing raw oscillator entropy, the 512 byte
-                * FIFO gets 8 bytes of raw entropy added every 8 clock
-                * cycles.
-                *
-                * We should in theory rate limit calls to
-                * octeon_rnm_load() to observe this limit.  In practice
-                * we don't appear to call octeon_rnm_load() anywhere
-                * near that often.
+                * Make sure the FIFO is full.  We need 8 cycles for
+                * every 64 bits = 8 bytes, and the FIFO has 512 bytes,
+                * for a total of 512 cycles; round that up to 2us,
+                * under the assumption that the CPU runs at no less
+                * than 256 MHz.
                 */
+               delay(2);
+
+               /* Switch to the next RO group once we drain the FIFO.  */
+               sc->sc_rogroup++;
+               sc->sc_rogroup %= NROGROUPS;
+               octeon_rnm_raw_entropy(sc, sc->sc_rogroup);
+
+               /*
+                * Gather half the FIFO at a time -- we are limited to
+                * 256 bytes because of limits on the CVMSEG buffer.
+                */
+               CTASSERT(sizeof sample == 256);
+               octeon_rnm_iobdma(sc, sample, __arraycount(sample));
+#ifdef OCTEON_RNM_DEBUG
+               hexdump(printf, "rnm", sample, sizeof sample);
+#endif
+               rnd_add_data(&sc->sc_rndsrc, sample, sizeof sample,
+                   NBBY*sizeof(sample)/BPB);
+               octeon_rnm_iobdma(sc, sample, __arraycount(sample));
+#ifdef OCTEON_RNM_DEBUG
+               hexdump(printf, "rnm", sample, sizeof sample);
+#endif
+               rnd_add_data(&sc->sc_rndsrc, sample, sizeof sample,
+                   NBBY*sizeof(sample)/BPB);
        }
        mutex_exit(&sc->sc_lock);
+
+       /* Zero the sample.  */
+       explicit_memset(sample, 0, sizeof sample);
+}
+
+/*
+ * octeon_rnm_reset(sc)
+ *
+ *     Reset the RNM unit, disabling it and clearing the FIFO.
+ */
+static void
+octeon_rnm_reset(struct octeon_rnm_softc *sc)
+{
+
+       bus_space_write_8(sc->sc_bust, sc->sc_regh, RNM_CTL_STATUS_OFFSET,
+           RNM_CTL_STATUS_RNG_RST|RNM_CTL_STATUS_RNM_RST);
+}
+
+/*
+ * octeon_rnm_conditioned_deterministic(sc)
+ *
+ *     Switch the RNM unit into the deterministic LFSR/SHA-1 mode with
+ *     no entropy, for the next data loaded into the FIFO.
+ */



Home | Main Index | Thread Index | Old Index