Source-Changes-HG archive

[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index][Old Index]

[src/trunk]: src/sys/dev/pci Regen.



details:   https://anonhg.NetBSD.org/src/rev/8119c4a65234
branches:  trunk
changeset: 830015:8119c4a65234
user:      msaitoh <msaitoh%NetBSD.org@localhost>
date:      Thu Feb 22 07:53:13 2018 +0000

description:
Regen.

diffstat:

 sys/dev/pci/pcidevs.h      |    160 +-
 sys/dev/pci/pcidevs_data.h |  11805 ++++++++++++++++++++++--------------------
 2 files changed, 6198 insertions(+), 5767 deletions(-)

diffs (truncated from 16096 to 300 lines):

diff -r b85f46d09136 -r 8119c4a65234 sys/dev/pci/pcidevs.h
--- a/sys/dev/pci/pcidevs.h     Thu Feb 22 07:52:46 2018 +0000
+++ b/sys/dev/pci/pcidevs.h     Thu Feb 22 07:53:13 2018 +0000
@@ -1,10 +1,10 @@
-/*     $NetBSD: pcidevs.h,v 1.1306 2018/02/22 05:23:55 msaitoh Exp $   */
+/*     $NetBSD: pcidevs.h,v 1.1307 2018/02/22 07:53:13 msaitoh Exp $   */
 
 /*
  * THIS FILE IS AUTOMATICALLY GENERATED.  DO NOT EDIT.
  *
  * generated from:
- *     NetBSD: pcidevs,v 1.1314 2018/02/22 05:23:29 msaitoh Exp
+ *     NetBSD: pcidevs,v 1.1315 2018/02/22 07:52:46 msaitoh Exp
  */
 
 /*
@@ -2901,6 +2901,96 @@
 #define        PCI_PRODUCT_INTEL_S1200_S1220   0x0c72          /* Atom S1220 Internal */
 #define        PCI_PRODUCT_INTEL_S1200_S1240   0x0c73          /* Atom S1240 Internal */
 #define        PCI_PRODUCT_INTEL_S1200_S1260   0x0c75          /* Atom S1260 Internal */
+#define        PCI_PRODUCT_INTEL_E5V2_DMI2     0x0e00          /* E5 v2 DMI2 */
+#define        PCI_PRODUCT_INTEL_E5V2_PCIE_1   0x0e01          /* E5 v2 PCIe x4 (DMI2 Mode) */
+#define        PCI_PRODUCT_INTEL_E5V2_PCIE_2   0x0e02          /* E5 v2 PCIe */
+#define        PCI_PRODUCT_INTEL_E5V2_PCIE_3   0x0e03          /* E5 v2 PCIe */
+#define        PCI_PRODUCT_INTEL_E5V2_PCIE_4   0x0e04          /* E5 v2 PCIe x16, x8 or x4 */
+#define        PCI_PRODUCT_INTEL_E5V2_PCIE_5   0x0e05          /* E5 v2 PCIe x16, x8 or x4 */
+#define        PCI_PRODUCT_INTEL_E5V2_PCIE_6   0x0e06          /* E5 v2 PCIe x16, x8 or x4 */
+#define        PCI_PRODUCT_INTEL_E5V2_PCIE_7   0x0e07          /* E5 v2 PCIe x16, x8 or x4 */
+#define        PCI_PRODUCT_INTEL_E5V2_PCIE_8   0x0e08          /* E5 v2 PCIe x16, x8 or x4 */
+#define        PCI_PRODUCT_INTEL_E5V2_PCIE_9   0x0e09          /* E5 v2 PCIe x16, x8 or x4 */
+#define        PCI_PRODUCT_INTEL_E5V2_PCIE_10  0x0e0a          /* E5 v2 PCIe x16, x8 or x4 */
+#define        PCI_PRODUCT_INTEL_E5V2_PCIE_11  0x0e0b          /* E5 v2 PCIe x16, x8 or x4 */
+#define        PCI_PRODUCT_INTEL_E5V2_R2PCIE   0x0e1d          /* E5 v2 R2PCIE */
+#define        PCI_PRODUCT_INTEL_E5V2_UBOX_1   0x0e1e          /* E5 v2 UBOX */
+#define        PCI_PRODUCT_INTEL_E5V2_UBOX_2   0x0e1f          /* E5 v2 UBOX */
+#define        PCI_PRODUCT_INTEL_E5V2_IOAT_0   0x0e20          /* E5 v2 I/OAT DMA Channel 0 */
+#define        PCI_PRODUCT_INTEL_E5V2_IOAT_1   0x0e21          /* E5 v2 I/OAT DMA Channel 1 */
+#define        PCI_PRODUCT_INTEL_E5V2_IOAT_2   0x0e22          /* E5 v2 I/OAT DMA Channel 2 */
+#define        PCI_PRODUCT_INTEL_E5V2_IOAT_3   0x0e23          /* E5 v2 I/OAT DMA Channel 3 */
+#define        PCI_PRODUCT_INTEL_E5V2_IOAT_4   0x0e24          /* E5 v2 I/OAT DMA Channel 4 */
+#define        PCI_PRODUCT_INTEL_E5V2_IOAT_5   0x0e25          /* E5 v2 I/OAT DMA Channel 5 */
+#define        PCI_PRODUCT_INTEL_E5V2_IOAT_6   0x0e26          /* E5 v2 I/OAT DMA Channel 6 */
+#define        PCI_PRODUCT_INTEL_E5V2_IOAT_7   0x0e27          /* E5 v2 I/OAT DMA Channel 7 */
+#define        PCI_PRODUCT_INTEL_E5V2_ADDRMAP  0x0e28          /* E5 v2 Address Map */
+#define        PCI_PRODUCT_INTEL_E5V2_HOTPLUG  0x0e29          /* E5 v2 Hot-Plug */
+#define        PCI_PRODUCT_INTEL_E5V2_IIO_RAS  0x0e2a          /* E5 v2 IIO RAS */
+#define        PCI_PRODUCT_INTEL_E5V2_IOAPIC   0x0e2c          /* E5 v2 I/O APIC */
+#define        PCI_PRODUCT_INTEL_E5_IOAT_RAID_1        0x3c2e          /* E5 I/OAT DMA (RAID 5/6) */
+#define        PCI_PRODUCT_INTEL_E5_IOAT_RAID_2        0x3c2f          /* E5 I/OAT DMA (RAID 5/6) */
+#define        PCI_PRODUCT_INTEL_E5V2_HA_2     0x0e30          /* E5 v2 Home Agent */
+#define        PCI_PRODUCT_INTEL_E5V2_PCIE_PM_1        0x0e34          /* E5 v2 PCIe Performance Monitor */
+#define        PCI_PRODUCT_INTEL_E5V2_QPI_PM_1 0x0e36          /* E5 v2 QPI Performance Monitor */
+#define        PCI_PRODUCT_INTEL_E5V2_QPI_PM_2 0x0e37          /* E5 v2 QPI Performance Monitor */
+#define        PCI_PRODUCT_INTEL_E5V2_QPI_1    0x0e41          /* E5 v2 QPI */
+#define        PCI_PRODUCT_INTEL_E5V2_IMC_RAS  0x0e71          /* E5 v2 IMC RAS */
+#define        PCI_PRODUCT_INTEL_E5V2_UBOX_3   0x0e7d          /* E5 v2 UBOX */
+#define        PCI_PRODUCT_INTEL_E5V2_QPI_L_0  0x0e80          /* E5 v2 QPI Link 0 */
+#define        PCI_PRODUCT_INTEL_E5V2_QPI_2    0x0e81          /* E5 v2 QPI */
+#define        PCI_PRODUCT_INTEL_E5V2_QPI_L_0_1        0x0e83          /* E5 v2 QPI Link Reut 0 */
+#define        PCI_PRODUCT_INTEL_E5V2_QPI_L_0_2        0x0e84          /* E5 v2 QPI Link Reut 0 */
+#define        PCI_PRODUCT_INTEL_E5V2_QPI_L_1  0x0e90          /* E5 v2 QPI Link 1 */
+#define        PCI_PRODUCT_INTEL_E5V2_QPI_L_1_1        0x0e93          /* E5 v2 QPI Link Reut 1 */
+#define        PCI_PRODUCT_INTEL_E5V2_QPI_L_1_2        0x0e94          /* E5 v2 QPI Link Reut 1 */
+#define        PCI_PRODUCT_INTEL_E5V2_HA_1     0x0ea0          /* E5 v2 Home Agent */
+#define        PCI_PRODUCT_INTEL_E5V2_IMC_TA   0x0ea8          /* E5 v2 IMC TA */
+#define        PCI_PRODUCT_INTEL_E5V2_IMC_TAD_1        0x0eaa          /* E5 v2 IMC TAD */
+#define        PCI_PRODUCT_INTEL_E5V2_IMC_TAD_2        0x0eab          /* E5 v2 IMC TAD */
+#define        PCI_PRODUCT_INTEL_E5V2_IMC_TAD_3        0x0eac          /* E5 v2 IMC TAD */
+#define        PCI_PRODUCT_INTEL_E5V2_IMC_TAD_4        0x0ead          /* E5 v2 IMC TAD */
+#define        PCI_PRODUCT_INTEL_E5V2_IMC_THERMAL_1    0x0eb0          /* E5 v2 IMC Thermal */
+#define        PCI_PRODUCT_INTEL_E5V2_IMC_THERMAL_2    0x0eb1          /* E5 v2 IMC Thermal */
+#define        PCI_PRODUCT_INTEL_E5V2_IMC_ERR_1        0x0eb2          /* E5 v2 IMC Error */
+#define        PCI_PRODUCT_INTEL_E5V2_IMC_ERR_2        0x0eb3          /* E5 v2 IMC Error */
+#define        PCI_PRODUCT_INTEL_E5V2_IMC_THERMAL_3    0x0eb4          /* E5 v2 IMC Thermal */
+#define        PCI_PRODUCT_INTEL_E5V2_IMC_THERMAL_4    0x0eb5          /* E5 v2 IMC Thermal */
+#define        PCI_PRODUCT_INTEL_E5V2_IMC_ERR_3        0x0eb6          /* E5 v2 IMC Error */
+#define        PCI_PRODUCT_INTEL_E5V2_IMC_ERR_4        0x0eb7          /* E5 v2 IMC Error */
+#define        PCI_PRODUCT_INTEL_E5V2_IMC_DDRIO_1      0x0eba          /* E5 v2 IMC DDRIO 0,1,2,3 Multicast */
+#define        PCI_PRODUCT_INTEL_E5V2_IMC_DDRIO_2      0x0ebb          /* E5 v2 IMC DDRIO 0,1,2,3 Multicast */
+#define        PCI_PRODUCT_INTEL_E5V2_IMC_DDRIO_3      0x0ebc          /* E5 v2 IMC DDRIO 0 & 1 */
+#define        PCI_PRODUCT_INTEL_E5V2_IMC_DDRIO_4      0x0ebd          /* E5 v2 IMC DDRIO 0 & 1 */
+#define        PCI_PRODUCT_INTEL_E5V2_IMC_DDRIO_5      0x0ebe          /* E5 v2 IMC DDRIO 0,1 Multicast */
+#define        PCI_PRODUCT_INTEL_E5V2_IMC_DDRIO_6      0x0ebf          /* E5 v2 IMC DDRIO 0,1 Multicast */
+#define        PCI_PRODUCT_INTEL_E5V2_PCU_0    0x0ec0          /* E5 v2 PCU */
+#define        PCI_PRODUCT_INTEL_E5V2_PCU_1    0x0ec1          /* E5 v2 PCU */
+#define        PCI_PRODUCT_INTEL_E5V2_PCU_2    0x0ec2          /* E5 v2 PCU */
+#define        PCI_PRODUCT_INTEL_E5V2_PCU_3    0x0ec3          /* E5 v2 PCU */
+#define        PCI_PRODUCT_INTEL_E5V2_PCU_4    0x0ec4          /* E5 v2 PCU */
+#define        PCI_PRODUCT_INTEL_E5V2_SAD_1    0x0ec8          /* E5 v2 SAD */
+#define        PCI_PRODUCT_INTEL_E5V2_BROADCAST_1      0x0ec9          /* E5 v2 Broadcast */
+#define        PCI_PRODUCT_INTEL_E5V2_BROADCAST_2      0x0eca          /* E5 v2 Broadcast */
+#define        PCI_PRODUCT_INTEL_E5V2_IMC_DDRIO_7      0x0ed8          /* E5 v2 IMC DDRIO 2 & 3 */
+#define        PCI_PRODUCT_INTEL_E5V2_IMC_DDRIO_8      0x0ed9          /* E5 v2 IMC DDRIO 2 & 3 */
+#define        PCI_PRODUCT_INTEL_E5V2_IMC_DDRIO_9      0x0eda          /* E5 v2 IMC DDRIO 2 & 3 */
+#define        PCI_PRODUCT_INTEL_E5V2_IMC_DDRIO_10     0x0edb          /* E5 v2 IMC DDRIO 2 & 3 */
+#define        PCI_PRODUCT_INTEL_E5V2_UNICAST_1        0x0ee0          /* E5 v2 Unicast */
+#define        PCI_PRODUCT_INTEL_E5V2_UNICAST_2        0x0ee1          /* E5 v2 Unicast */
+#define        PCI_PRODUCT_INTEL_E5V2_UNICAST_3        0x0ee2          /* E5 v2 Unicast */
+#define        PCI_PRODUCT_INTEL_E5V2_UNICAST_4        0x0ee3          /* E5 v2 Unicast */
+#define        PCI_PRODUCT_INTEL_E5V2_UNICAST_5        0x0ee4          /* E5 v2 Unicast */
+#define        PCI_PRODUCT_INTEL_E5V2_UNICAST_6        0x0ee5          /* E5 v2 Unicast */
+#define        PCI_PRODUCT_INTEL_E5V2_UNICAST_7        0x0ee6          /* E5 v2 Unicast */
+#define        PCI_PRODUCT_INTEL_E5V2_UNICAST_8        0x0ee7          /* E5 v2 Unicast */
+#define        PCI_PRODUCT_INTEL_E5V2_UNICAST_9        0x0ee8          /* E5 v2 Unicast */
+#define        PCI_PRODUCT_INTEL_E5V2_UNICAST_10       0x0ee9          /* E5 v2 Unicast */
+#define        PCI_PRODUCT_INTEL_E5V2_UNICAST_11       0x0eea          /* E5 v2 Unicast */
+#define        PCI_PRODUCT_INTEL_E5V2_UNICAST_12       0x0eeb          /* E5 v2 Unicast */
+#define        PCI_PRODUCT_INTEL_E5V2_UNICAST_13       0x0eec          /* E5 v2 Unicast */
+#define        PCI_PRODUCT_INTEL_E5V2_UNICAST_14       0x0eed          /* E5 v2 Unicast */
+#define        PCI_PRODUCT_INTEL_E5V2_UNICAST_15       0x0eee          /* E5 v2 Unicast */
 #define        PCI_PRODUCT_INTEL_BAYTRAIL_HB   0x0f00          /* Bay Trail Processor Transaction Router */
 #define        PCI_PRODUCT_INTEL_BAYTRAIL_HDA  0x0f04          /* Bay Trail HD Audio */
 #define        PCI_PRODUCT_INTEL_BAYTRAIL_SIO2_DMA     0x0f06          /* Bay Trail Serial IO (DMA) */
@@ -4277,16 +4367,20 @@
 #define        PCI_PRODUCT_INTEL_3400_PT_IDER  0x3b66          /* 3400 PT IDER */
 #define        PCI_PRODUCT_INTEL_3400_KT       0x3b67          /* 3400 KT */
 #define        PCI_PRODUCT_INTEL_E5_HB 0x3c00          /* E5 Host */
-#define        PCI_PRODUCT_INTEL_E5_PCIE_1     0x3c02          /* E5 PCIE */
-#define        PCI_PRODUCT_INTEL_E5_PCIE_2     0x3c03          /* E5 PCIE */
-#define        PCI_PRODUCT_INTEL_E5_PCIE_3     0x3c04          /* E5 PCIE */
-#define        PCI_PRODUCT_INTEL_E5_PCIE_4     0x3c05          /* E5 PCIE */
-#define        PCI_PRODUCT_INTEL_E5_PCIE_5     0x3c06          /* E5 PCIE */
-#define        PCI_PRODUCT_INTEL_E5_PCIE_6     0x3c07          /* E5 PCIE */
-#define        PCI_PRODUCT_INTEL_E5_PCIE_7     0x3c08          /* E5 PCIE */
-#define        PCI_PRODUCT_INTEL_E5_PCIE_8     0x3c09          /* E5 PCIE */
-#define        PCI_PRODUCT_INTEL_E5_PCIE_9     0x3c0a          /* E5 PCIE */
-#define        PCI_PRODUCT_INTEL_E5_PCIE_10    0x3c0b          /* E5 PCIE */
+#define        PCI_PRODUCT_INTEL_E5_PCIE_DMI   0x3c01          /* E5 PCIe x4 (DMI2 Mode) */
+#define        PCI_PRODUCT_INTEL_E5_PCIE_1     0x3c02          /* E5 PCIe x8 or x4 */
+#define        PCI_PRODUCT_INTEL_E5_PCIE_2     0x3c03          /* E5 PCIe x8 or x4 */
+#define        PCI_PRODUCT_INTEL_E5_PCIE_3     0x3c04          /* E5 PCIe x16, x8 or x4 */
+#define        PCI_PRODUCT_INTEL_E5_PCIE_4     0x3c05          /* E5 PCIe x16, x8 or x4 */
+#define        PCI_PRODUCT_INTEL_E5_PCIE_5     0x3c06          /* E5 PCIe x16, x8 or x4 */
+#define        PCI_PRODUCT_INTEL_E5_PCIE_6     0x3c07          /* E5 PCIe x16, x8 or x4 */
+#define        PCI_PRODUCT_INTEL_E5_PCIE_7     0x3c08          /* E5 PCIe x16, x8 or x4 */
+#define        PCI_PRODUCT_INTEL_E5_PCIE_8     0x3c09          /* E5 PCIe x16, x8 or x4 */
+#define        PCI_PRODUCT_INTEL_E5_PCIE_9     0x3c0a          /* E5 PCIe x16, x8 or x4 */
+#define        PCI_PRODUCT_INTEL_E5_PCIE_10    0x3c0b          /* E5 PCIe x16, x8 or x4 */
+#define        PCI_PRODUCT_INTEL_E5_NTB_NTB    0x3c0d          /* E5 Non Transparent Bridge Primary(NTB/NTB) */
+#define        PCI_PRODUCT_INTEL_E5_NTB_RP     0x3c0e          /* E5 Non Transparent Bridge Primary(NTB/RP) */
+#define        PCI_PRODUCT_INTEL_E5_NTB_SECONDARY      0x3c0f          /* E5 Non Transparent Bridge Secondary */
 #define        PCI_PRODUCT_INTEL_E5_DMA_1      0x3c20          /* E5 DMA */
 #define        PCI_PRODUCT_INTEL_E5_DMA_2      0x3c21          /* E5 DMA */
 #define        PCI_PRODUCT_INTEL_E5_DMA_3      0x3c22          /* E5 DMA */
@@ -4298,6 +4392,48 @@
 #define        PCI_PRODUCT_INTEL_E5_ADDRMAP    0x3c28          /* E5 Address Map */
 #define        PCI_PRODUCT_INTEL_E5_ERR        0x3c2a          /* E5 Error Reporting */
 #define        PCI_PRODUCT_INTEL_E5_IOAPIC     0x3c2c          /* E5 I/O APIC */
+#define        PCI_PRODUCT_INTEL_E5_QD_1       0x3c2e          /* E5 QuickData (RAID 5/6) */
+#define        PCI_PRODUCT_INTEL_E5_QD_2       0x3c2f          /* E5 QuickData (RAID 5/6) */
+#define        PCI_PRODUCT_INTEL_E5_IIO        0x3c40          /* E5 IOO Switch and IRP Perfmon */
+#define        PCI_PRODUCT_INTEL_E5_R2PCIE_MON 0x3c43          /* E5 PCIE Monitor */
+#define        PCI_PRODUCT_INTEL_E5_QPI_L_MON_0        0x3c44          /* E5 QPI Link Monitor */
+#define        PCI_PRODUCT_INTEL_E5_QPI_L_MON_1        0x3c45          /* E5 QPI Link Monitor */
+#define        PCI_PRODUCT_INTEL_E5_HA_2       0x3c46          /* E5 Home Agent */
+#define        PCI_PRODUCT_INTEL_E5_IMC_RAS    0x3c71          /* E5 RAS */
+#define        PCI_PRODUCT_INTEL_E5_QPI_L_0    0x3c80          /* E5 QPI Link 0 */
+#define        PCI_PRODUCT_INTEL_E5_QPI_L_REUT_0_1     0x3c83          /* E5 QPI Link Reut 0 */
+#define        PCI_PRODUCT_INTEL_E5_QPI_L_REUT_0_2     0x3c84          /* E5 QPI Link Reut 0 */
+#define        PCI_PRODUCT_INTEL_E5_QPI_L_1    0x3c90          /* E5 QPI Link 1 */
+#define        PCI_PRODUCT_INTEL_E5_QPI_L_REUT_1_1     0x3c93          /* E5 QPI Link Reut 1 */
+#define        PCI_PRODUCT_INTEL_E5_QPI_L_REUT_1_2     0x3c94          /* E5 QPI Link Reut 1 */
+#define        PCI_PRODUCT_INTEL_E5_HA_1       0x3ca0          /* E5 Home Agent */
+#define        PCI_PRODUCT_INTEL_E5_IMC_TA     0x3ca8          /* E5 IMC Target Address / Thermal */
+#define        PCI_PRODUCT_INTEL_E5_IMC_TAD_1  0x3caa          /* E5 IMC Channlel Target Address Decoder */
+#define        PCI_PRODUCT_INTEL_E5_IMC_TAD_2  0x3cab          /* E5 IMC Channlel Target Address Decoder */
+#define        PCI_PRODUCT_INTEL_E5_IMC_TAD_3  0x3cac          /* E5 IMC Channlel Target Address Decoder */
+#define        PCI_PRODUCT_INTEL_E5_IMC_TAD_4  0x3cad          /* E5 IMC Channlel Target Address Decoder */
+#define        PCI_PRODUCT_INTEL_E5_IMC_TAD_5  0x3cae          /* E5 IMC Channlel Target Address Decoder */
+#define        PCI_PRODUCT_INTEL_E5_IMC_THERMAL_1      0x3cb0          /* E5 IMC Thermal */
+#define        PCI_PRODUCT_INTEL_E5_IMC_THERMAL_2      0x3cb1          /* E5 IMC Thermal */
+#define        PCI_PRODUCT_INTEL_E5_IMC_ERR_2  0x3cb2          /* E5 IMC Error */
+#define        PCI_PRODUCT_INTEL_E5_IMC_ERR_3  0x3cb3          /* E5 IMC Error */
+#define        PCI_PRODUCT_INTEL_E5_IMC_THERMAL_3      0x3cb4          /* E5 IMC Thermal */
+#define        PCI_PRODUCT_INTEL_E5_IMC_THERMAL_4      0x3cb5          /* E5 IMC Thermal */
+#define        PCI_PRODUCT_INTEL_E5_IMC_ERR_4  0x3cb6          /* E5 IMC Error */
+#define        PCI_PRODUCT_INTEL_E5_IMC_ERR_5  0x3cb7          /* E5 IMC Error */
+#define        PCI_PRODUCT_INTEL_E5_IMC_DDRIO  0x3cb8          /* E5 IMC DDRIO */
+#define        PCI_PRODUCT_INTEL_E5_PCU_0      0x3cc0          /* E5 PCU */
+#define        PCI_PRODUCT_INTEL_E5_PCU_1      0x3cc1          /* E5 PCU */
+#define        PCI_PRODUCT_INTEL_E5_PCU_2      0x3cc2          /* E5 PCU */
+#define        PCI_PRODUCT_INTEL_E5_PCU_3      0x3cd0          /* E5 PCU */
+#define        PCI_PRODUCT_INTEL_E5_SCRATCH_1  0x3ce0          /* E5 Scratch */
+#define        PCI_PRODUCT_INTEL_E5_SCRATCH_2  0x3ce3          /* E5 Scratch */
+#define        PCI_PRODUCT_INTEL_E5_R2PCIE     0x3ce4          /* E5 R2PCIE */
+#define        PCI_PRODUCT_INTEL_E5_R3_QPI     0x3ce6          /* E5 QPI */
+#define        PCI_PRODUCT_INTEL_E5_UNICAST    0x3ce8          /* E5 Unicast */
+#define        PCI_PRODUCT_INTEL_E5_SAD_1      0x3cf4          /* E5 SAD */
+#define        PCI_PRODUCT_INTEL_E5_BROADCAST  0x3cf5          /* E5 Broadcast */
+#define        PCI_PRODUCT_INTEL_E5_SAD_2      0x3cf6          /* E5 SAD */
 #define        PCI_PRODUCT_INTEL_5400_HB       0x4000          /* 5400 Host */
 #define        PCI_PRODUCT_INTEL_5400A_HB      0x4001          /* 5400A Host */
 #define        PCI_PRODUCT_INTEL_5400B_HB      0x4003          /* 5400B Host */
diff -r b85f46d09136 -r 8119c4a65234 sys/dev/pci/pcidevs_data.h
--- a/sys/dev/pci/pcidevs_data.h        Thu Feb 22 07:52:46 2018 +0000
+++ b/sys/dev/pci/pcidevs_data.h        Thu Feb 22 07:53:13 2018 +0000
@@ -1,10 +1,10 @@
-/*     $NetBSD: pcidevs_data.h,v 1.1305 2018/02/22 05:23:55 msaitoh Exp $      */
+/*     $NetBSD: pcidevs_data.h,v 1.1306 2018/02/22 07:53:13 msaitoh Exp $      */
 
 /*
  * THIS FILE IS AUTOMATICALLY GENERATED.  DO NOT EDIT.
  *
  * generated from:
- *     NetBSD: pcidevs,v 1.1314 2018/02/22 05:23:29 msaitoh Exp
+ *     NetBSD: pcidevs,v 1.1315 2018/02/22 07:52:46 msaitoh Exp
  */
 
 /*
@@ -4532,894 +4532,1074 @@
            18719, 18817, 18730, 0,
            PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_S1200_S1260, 
            18719, 18823, 18730, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_DMI2, 
+           18829, 18832, 18835, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_PCIE_1, 
+           18829, 18832, 18162, 18716, 18840, 18846, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_PCIE_2, 
+           18829, 18832, 18162, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_PCIE_3, 
+           18829, 18832, 18162, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_PCIE_4, 
+           18829, 18832, 18162, 18852, 18697, 17003, 18716, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_PCIE_5, 
+           18829, 18832, 18162, 18852, 18697, 17003, 18716, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_PCIE_6, 
+           18829, 18832, 18162, 18852, 18697, 17003, 18716, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_PCIE_7, 
+           18829, 18832, 18162, 18852, 18697, 17003, 18716, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_PCIE_8, 
+           18829, 18832, 18162, 18852, 18697, 17003, 18716, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_PCIE_9, 
+           18829, 18832, 18162, 18852, 18697, 17003, 18716, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_PCIE_10, 
+           18829, 18832, 18162, 18852, 18697, 17003, 18716, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_PCIE_11, 
+           18829, 18832, 18162, 18852, 18697, 17003, 18716, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_R2PCIE, 
+           18829, 18832, 18857, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_UBOX_1, 
+           18829, 18832, 18864, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_UBOX_2, 
+           18829, 18832, 18864, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_IOAT_0, 
+           18829, 18832, 18869, 18875, 15157, 7924, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_IOAT_1, 
+           18829, 18832, 18869, 18875, 15157, 7926, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_IOAT_2, 
+           18829, 18832, 18869, 18875, 15157, 6265, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_IOAT_3, 
+           18829, 18832, 18869, 18875, 15157, 6276, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_IOAT_4, 
+           18829, 18832, 18869, 18875, 15157, 6640, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_IOAT_5, 
+           18829, 18832, 18869, 18875, 15157, 7928, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_IOAT_6, 
+           18829, 18832, 18869, 18875, 15157, 13363, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_IOAT_7, 
+           18829, 18832, 18869, 18875, 15157, 18879, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_ADDRMAP, 
+           18829, 18832, 7839, 7847, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_HOTPLUG, 
+           18829, 18832, 18881, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_IIO_RAS, 
+           18829, 18832, 18890, 18894, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_IOAPIC, 
+           18829, 18832, 8380, 18898, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5_IOAT_RAID_1, 
+           18829, 18869, 18875, 18903, 18909, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5_IOAT_RAID_2, 
+           18829, 18869, 18875, 18903, 18909, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_HA_2, 
+           18829, 18832, 18914, 18919, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_PCIE_PM_1, 
+           18829, 18832, 18162, 18925, 18937, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_QPI_PM_1, 
+           18829, 18832, 18945, 18925, 18937, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_QPI_PM_2, 
+           18829, 18832, 18945, 18925, 18937, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_QPI_1, 
+           18829, 18832, 18945, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_IMC_RAS, 
+           18829, 18832, 18949, 18894, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_UBOX_3, 
+           18829, 18832, 18864, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_QPI_L_0, 
+           18829, 18832, 18945, 7880, 7924, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_QPI_2, 
+           18829, 18832, 18945, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_QPI_L_0_1, 
+           18829, 18832, 18945, 7880, 18953, 7924, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_QPI_L_0_2, 
+           18829, 18832, 18945, 7880, 18953, 7924, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_QPI_L_1, 
+           18829, 18832, 18945, 7880, 7926, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_QPI_L_1_1, 
+           18829, 18832, 18945, 7880, 18953, 7926, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_QPI_L_1_2, 
+           18829, 18832, 18945, 7880, 18953, 7926, 0,
+           PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_E5V2_HA_1, 



Home | Main Index | Thread Index | Old Index