Source-Changes-HG archive

[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index][Old Index]

[src/trunk]: src/sys/arch/arm/arm Fix a fencepost in the cache flush routines...



details:   https://anonhg.NetBSD.org/src/rev/d0c17216c0ac
branches:  trunk
changeset: 535319:d0c17216c0ac
user:      thorpej <thorpej%NetBSD.org@localhost>
date:      Wed Aug 14 22:53:19 2002 +0000

description:
Fix a fencepost in the cache flush routines, caused by using the wrong
condition on a branch (bpl where bhi should have been used).  The error
caused one more line than intended to be flushed, which is particularly
bad if you're doing a dcache-invalidate operation.

diffstat:

 sys/arch/arm/arm/cpufunc_asm_xscale.S |  53 +++-------------------------------
 1 files changed, 6 insertions(+), 47 deletions(-)

diffs (103 lines):

diff -r 4bd3965b38cb -r d0c17216c0ac sys/arch/arm/arm/cpufunc_asm_xscale.S
--- a/sys/arch/arm/arm/cpufunc_asm_xscale.S     Wed Aug 14 21:55:52 2002 +0000
+++ b/sys/arch/arm/arm/cpufunc_asm_xscale.S     Wed Aug 14 22:53:19 2002 +0000
@@ -1,4 +1,4 @@
-/*     $NetBSD: cpufunc_asm_xscale.S,v 1.14 2002/08/09 21:51:52 thorpej Exp $  */
+/*     $NetBSD: cpufunc_asm_xscale.S,v 1.15 2002/08/14 22:53:19 thorpej Exp $  */
 
 /*
  * Copyright (c) 2001, 2002 Wasabi Systems, Inc.
@@ -369,7 +369,7 @@
 1:     mcr     p15, 0, r0, c7, c10, 1  /* clean D cache entry */
        add     r0, r0, #32
        subs    r1, r1, #32
-       bpl     1b
+       bhi     1b
 
        CPWAIT(r0)
 
@@ -390,7 +390,7 @@
        mcr     p15, 0, r0, c7, c5, 1   /* flush I cache single entry */
        add     r0, r0, #32
        subs    r1, r1, #32
-       bpl     1b
+       bhi     1b
 
        CPWAIT(r0)
 
@@ -410,7 +410,7 @@
        mcr     p15, 0, r0, c7, c6, 1   /* flush D cache single entry */
        add     r0, r0, #32
        subs    r1, r1, #32
-       bpl     1b
+       bhi     1b
 
        CPWAIT(r0)
 
@@ -430,7 +430,7 @@
        mcr     p15, 0, r0, c7, c5, 1   /* flush I cache single entry */
        add     r0, r0, #32
        subs    r1, r1, #32
-       bpl     1b
+       bhi     1b
 
        CPWAIT(r0)
 
@@ -438,30 +438,7 @@
 
        CPWAIT_AND_RETURN(r0)
 
-/* Used in write-through mode. */
-ENTRY(xscale_cache_flushID_rng)
-       cmp     r1, #0x4000
-       bcs     _C_LABEL(xscale_cache_flushID)
-
-       and     r2, r0, #0x1f
-       add     r1, r1, r2
-       bic     r0, r0, #0x1f
-
-1:     mcr     p15, 0, r0, c7, c6, 1   /* flush D cache single entry */
-       mcr     p15, 0, r0, c7, c5, 1   /* flush I cache single entry */
-       add     r0, r0, #32
-       subs    r1, r1, #32
-       bpl     1b
-
-       mcr     p15, 0, r0, c7, c10, 4  /* drain write buffer */
-
-       CPWAIT_AND_RETURN(r0)
-
-/* Used in write-though mode. */
 ENTRY(xscale_cache_flushD_rng)
-       cmp     r1, #0x4000
-       bcs     _C_LABEL(xscale_cache_flushD)
-
        and     r2, r0, #0x1f
        add     r1, r1, r2
        bic     r0, r0, #0x1f
@@ -469,25 +446,7 @@
 1:     mcr     p15, 0, r0, c7, c6, 1   /* flush D cache single entry */
        add     r0, r0, #32
        subs    r1, r1, #32
-       bpl     1b
-
-       mcr     p15, 0, r0, c7, c10, 4  /* drain write buffer */
-
-       CPWAIT_AND_RETURN(r0)
-
-/* Used in write-through mode. */
-ENTRY(xscale_cache_flushI_rng)
-       cmp     r1, #0x4000
-       bcs     _C_LABEL(xscale_cache_flushI)
-
-       and     r2, r0, #0x1f
-       add     r1, r1, r2
-       bic     r0, r0, #0x1f
-
-1:     mcr     p15, 0, r0, c7, c5, 1   /* flush I cache single entry */
-       add     r0, r0, #32
-       subs    r1, r1, #32
-       bpl     1b
+       bhi     1b
 
        mcr     p15, 0, r0, c7, c10, 4  /* drain write buffer */
 



Home | Main Index | Thread Index | Old Index